# EE214 : Digital Systems Lab Lab 1

T Satwik 190030043

#### 1 Aim

To design an optimal circuit for the given problem and implement them using the both 2 input logic gates and 4:1 multiplexer.

### 2 Summary of the experiment

#### **Problem Statement:**

Four switches (SW1, SW2, SW3, SW4) are a part of the control circuitry in a copying machine. Switches are at various points along the path of the copy paper. Each switch is normally open and as the paper passes over a switch, the switch closes. (Switch gives a '1' when closed and a '0' when open) It is impossible for switches SW1 and SW4 to be closed simultaneously. Design a logic circuit to produce a 'HIGH' output whenever two or more switches are closed at the same time. Assume SW1 to be MSB. Design the above using:

- 1. Suitable 2- input Logic gates
- 2. 4:1 mux and suitable 2-input logic gates

#### 3 Components used:

IC 74153(4:1 MUX) 7408(AND), 7432(OR), resistor array, DIP switches, LED displays, breadboard, power supply.

#### 3.1 IC chips circuitry:



Figure 2. Function Table and Connection Diagram of 74153

Figure 1: IC HCF 4007

### 4 Design Procedure:

We can design a truth table following the logic given in the question, which can be seen in the figure. Then we have to use a K-MAP to simplify the circuit and then use boolean algebra logic to further simplify the POS form. These Truth table and simplifications can be seen in the next section.

This simplified expression can be modelled using 3 (2 input) OR gates and 2 (2 input) AND gates.

The signals S1, S2, act as select lines for MUX and S3 and S4 can be given as the input to the MUX in the way mentioned in the figure to achieve the required logic.

# 5 Simplification and Truth Tables:



Figure 2: Truth Table and Simplification



Figure 3: Truth Table and Simplification

# 6 Circuit Snapshots:

usp=sharing

I have attached 4 states of each of the required circuits here, however all the 16 states can be seen in the drive folder, which is given below.

which is given below.

Link to drive containing all the images: https://drive.google.com/drive/folders/1c7uESPDe\_aDJag6hfm4VUHU6UCmdx9

### 6.1 Design using logic gates:



Figure 4: Logic Gate state 1



Figure 5: Logic Gate state 2



Figure 6: Logic Gate state 3



Figure 7: Logic Gate state 4

# 6.2 Design using multiplexer:



Figure 8: MUX state 1



Figure 9: MUX state 2



Figure 10: MUX state 3



Figure 11: MUX state 4

### 7 Results and Discussions:

The snapshots corresponding to each of the gates exactly represents the required logic logic hence we have implemented the solution using both 2 input basic logic gates and the 4:1 MUX.

### 8 Conclusion:

We have designed the optimal circuit for the given problem and implemented it using the both 2 input logic gates and 4:1 multiplexer.